Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

OSVVM & UVVM: Differences and Unification #33

Open
umarcor opened this issue Oct 30, 2021 · 0 comments
Open

OSVVM & UVVM: Differences and Unification #33

umarcor opened this issue Oct 30, 2021 · 0 comments
Labels
cat: Articles Articles, reports, books...

Comments

@umarcor
Copy link
Member

umarcor commented Oct 30, 2021

ref: https://osvvm.org/archives/1864
tags: [VHDL, verification, methodology, OSVVM, UVVM, unification]

As the developer of Open Source VHDL Verification Methodology (OSVVM) , I would like to invite the Universal VHDL Verification Methodology (UVVM) community to join us in using and developing OSVVM.

At this point OSVVM and UVVM are largely duplicating what each other is doing. This wastes valuable time and resources that could be better spent with all of us working toward a common goal. Lets be honest, the SystemVerilog community went though these same growing pains when Siemens, Cadence, and Synopsys came together to unify URM (Cadence), AVM (Siemens), OVM (Cadence + Siemens), and VMM (Synopsys) into UVM.

Let me explain why OSVVM is the right methodology to go forward with.

https://www.linkedin.com/posts/jimwilliamlewis_osvvm-uvvm-differences-and-unification-activity-6859020534492090368-5KIN

@umarcor umarcor added the cat: Articles Articles, reports, books... label Oct 30, 2021
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
cat: Articles Articles, reports, books...
Projects
None yet
Development

No branches or pull requests

1 participant