-
Notifications
You must be signed in to change notification settings - Fork 22
/
top_utilization_place.rpt
223 lines (187 loc) · 9.46 KB
/
top_utilization_place.rpt
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
Copyright 1986-2019 Xilinx, Inc. All Rights Reserved.
------------------------------------------------------------------------------------
| Tool Version : Vivado v.2019.1 (lin64) Build 2552052 Fri May 24 14:47:09 MDT 2019
| Date : Sat Dec 25 10:07:20 2021
| Host : BigBang running 64-bit Ubuntu 18.04.6 LTS
| Command : report_utilization -file top_utilization_place.rpt
| Design : top
| Device : 7a100tcsg324-1
| Design State : Fully Placed
------------------------------------------------------------------------------------
Utilization Design Information
Table of Contents
-----------------
1. Slice Logic
1.1 Summary of Registers by Type
2. Slice Logic Distribution
3. Memory
4. DSP
5. IO and GT Specific
6. Clocking
7. Specific Feature
8. Primitives
9. Black Boxes
10. Instantiated Netlists
1. Slice Logic
--------------
+----------------------------+-------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+----------------------------+-------+-------+-----------+-------+
| Slice LUTs | 10619 | 0 | 63400 | 16.75 |
| LUT as Logic | 8571 | 0 | 63400 | 13.52 |
| LUT as Memory | 2048 | 0 | 19000 | 10.78 |
| LUT as Distributed RAM | 2048 | 0 | | |
| LUT as Shift Register | 0 | 0 | | |
| Slice Registers | 4173 | 0 | 126800 | 3.29 |
| Register as Flip Flop | 4173 | 0 | 126800 | 3.29 |
| Register as Latch | 0 | 0 | 126800 | 0.00 |
| F7 Muxes | 438 | 0 | 31700 | 1.38 |
| F8 Muxes | 105 | 0 | 15850 | 0.66 |
+----------------------------+-------+-------+-----------+-------+
1.1 Summary of Registers by Type
--------------------------------
+-------+--------------+-------------+--------------+
| Total | Clock Enable | Synchronous | Asynchronous |
+-------+--------------+-------------+--------------+
| 0 | _ | - | - |
| 0 | _ | - | Set |
| 0 | _ | - | Reset |
| 0 | _ | Set | - |
| 0 | _ | Reset | - |
| 0 | Yes | - | - |
| 2 | Yes | - | Set |
| 0 | Yes | - | Reset |
| 40 | Yes | Set | - |
| 4131 | Yes | Reset | - |
+-------+--------------+-------------+--------------+
2. Slice Logic Distribution
---------------------------
+--------------------------------------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+--------------------------------------------+------+-------+-----------+-------+
| Slice | 3266 | 0 | 15850 | 20.61 |
| SLICEL | 2040 | 0 | | |
| SLICEM | 1226 | 0 | | |
| LUT as Logic | 8571 | 0 | 63400 | 13.52 |
| using O5 output only | 0 | | | |
| using O6 output only | 7557 | | | |
| using O5 and O6 | 1014 | | | |
| LUT as Memory | 2048 | 0 | 19000 | 10.78 |
| LUT as Distributed RAM | 2048 | 0 | | |
| using O5 output only | 0 | | | |
| using O6 output only | 2048 | | | |
| using O5 and O6 | 0 | | | |
| LUT as Shift Register | 0 | 0 | | |
| Slice Registers | 4173 | 0 | 126800 | 3.29 |
| Register driven from within the Slice | 1881 | | | |
| Register driven from outside the Slice | 2292 | | | |
| LUT in front of the register is unused | 975 | | | |
| LUT in front of the register is used | 1317 | | | |
| Unique Control Sets | 153 | | 15850 | 0.97 |
+--------------------------------------------+------+-------+-----------+-------+
* Note: Available Control Sets calculated as Slice Registers / 8, Review the Control Sets Report for more information regarding control sets.
3. Memory
---------
+-------------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+-------------------+------+-------+-----------+-------+
| Block RAM Tile | 45.5 | 0 | 135 | 33.70 |
| RAMB36/FIFO* | 45 | 0 | 135 | 33.33 |
| RAMB36E1 only | 45 | | | |
| RAMB18 | 1 | 0 | 270 | 0.37 |
| RAMB18E1 only | 1 | | | |
+-------------------+------+-------+-----------+-------+
* Note: Each Block RAM Tile only has one FIFO logic available and therefore can accommodate only one FIFO36E1 or one FIFO18E1. However, if a FIFO18E1 occupies a Block RAM Tile, that tile can still accommodate a RAMB18E1
4. DSP
------
+----------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+----------------+------+-------+-----------+-------+
| DSPs | 17 | 0 | 240 | 7.08 |
| DSP48E1 only | 17 | | | |
+----------------+------+-------+-----------+-------+
5. IO and GT Specific
---------------------
+-----------------------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+-----------------------------+------+-------+-----------+-------+
| Bonded IOB | 8 | 8 | 210 | 3.81 |
| IOB Master Pads | 2 | | | |
| IOB Slave Pads | 5 | | | |
| Bonded IPADs | 0 | 0 | 2 | 0.00 |
| PHY_CONTROL | 0 | 0 | 6 | 0.00 |
| PHASER_REF | 0 | 0 | 6 | 0.00 |
| OUT_FIFO | 0 | 0 | 24 | 0.00 |
| IN_FIFO | 0 | 0 | 24 | 0.00 |
| IDELAYCTRL | 0 | 0 | 6 | 0.00 |
| IBUFDS | 0 | 0 | 202 | 0.00 |
| PHASER_OUT/PHASER_OUT_PHY | 0 | 0 | 24 | 0.00 |
| PHASER_IN/PHASER_IN_PHY | 0 | 0 | 24 | 0.00 |
| IDELAYE2/IDELAYE2_FINEDELAY | 0 | 0 | 300 | 0.00 |
| ILOGIC | 0 | 0 | 210 | 0.00 |
| OLOGIC | 0 | 0 | 210 | 0.00 |
+-----------------------------+------+-------+-----------+-------+
6. Clocking
-----------
+------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+------------+------+-------+-----------+-------+
| BUFGCTRL | 2 | 0 | 32 | 6.25 |
| BUFIO | 0 | 0 | 24 | 0.00 |
| MMCME2_ADV | 0 | 0 | 6 | 0.00 |
| PLLE2_ADV | 1 | 0 | 6 | 16.67 |
| BUFMRCE | 0 | 0 | 12 | 0.00 |
| BUFHCE | 0 | 0 | 96 | 0.00 |
| BUFR | 0 | 0 | 24 | 0.00 |
+------------+------+-------+-----------+-------+
7. Specific Feature
-------------------
+-------------+------+-------+-----------+-------+
| Site Type | Used | Fixed | Available | Util% |
+-------------+------+-------+-----------+-------+
| BSCANE2 | 0 | 0 | 4 | 0.00 |
| CAPTUREE2 | 0 | 0 | 1 | 0.00 |
| DNA_PORT | 0 | 0 | 1 | 0.00 |
| EFUSE_USR | 0 | 0 | 1 | 0.00 |
| FRAME_ECCE2 | 0 | 0 | 1 | 0.00 |
| ICAPE2 | 0 | 0 | 2 | 0.00 |
| PCIE_2_1 | 0 | 0 | 1 | 0.00 |
| STARTUPE2 | 0 | 0 | 1 | 0.00 |
| XADC | 0 | 0 | 1 | 0.00 |
+-------------+------+-------+-----------+-------+
8. Primitives
-------------
+-----------+------+---------------------+
| Ref Name | Used | Functional Category |
+-----------+------+---------------------+
| FDRE | 4131 | Flop & Latch |
| LUT6 | 4092 | LUT |
| RAMD64E | 2048 | Distributed Memory |
| LUT4 | 1593 | LUT |
| LUT2 | 1527 | LUT |
| LUT3 | 1276 | LUT |
| LUT5 | 1012 | LUT |
| MUXF7 | 438 | MuxFx |
| CARRY4 | 340 | CarryLogic |
| MUXF8 | 105 | MuxFx |
| LUT1 | 85 | LUT |
| RAMB36E1 | 45 | Block Memory |
| FDSE | 40 | Flop & Latch |
| DSP48E1 | 17 | Block Arithmetic |
| OBUF | 5 | IO |
| IBUF | 3 | IO |
| FDPE | 2 | Flop & Latch |
| BUFG | 2 | Clock |
| RAMB18E1 | 1 | Block Memory |
| PLLE2_ADV | 1 | Clock |
+-----------+------+---------------------+
9. Black Boxes
--------------
+----------+------+
| Ref Name | Used |
+----------+------+
10. Instantiated Netlists
-------------------------
+----------+------+
| Ref Name | Used |
+----------+------+