-
Notifications
You must be signed in to change notification settings - Fork 0
/
MUX_2x1_tb.v
92 lines (74 loc) · 1.3 KB
/
MUX_2x1_tb.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
`timescale 1ns / 1ps
////////////////////////////////////////////////////////////////////////////////
// Company:
// Engineer:
//
// Create Date: 17:04:21 03/25/2021
// Design Name: MUX_2x1
// Module Name: D:/Education/Semester 6/DSD Lab/Lab 2/Lab2/MUX_2x1_tb.v
// Project Name: Lab2
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: MUX_2x1
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
////////////////////////////////////////////////////////////////////////////////
module MUX_2x1_tb;
// Inputs
reg a;
reg x0;
reg x1;
// Outputs
wire out;
// Instantiate the Unit Under Test (UUT)
MUX_2x1 uut (
.a(a),
.x0(x0),
.x1(x1),
.out(out)
);
initial begin
// Initialize Inputs
a = 0;
x0 = 0;
x1 = 0;
// Wait 100 ns for global reset to finish
#100;
// Add stimulus here
a = 0;
x0 = 0;
x1 = 1;
#100;
a = 0;
x0 = 1;
x1 = 0;
#100;
a = 0;
x0 = 1;
x1 = 1;
#100;
a = 1;
x0 = 0;
x1 = 0;
#100;
a = 1;
x0 = 0;
x1 = 1;
#100;
a = 1;
x0 = 1;
x1 = 0;
#100;
a = 1;
x0 = 1;
x1 = 1;
#100;
end
endmodule