Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Remove extra bit from SRAMInterface address width #3830

Merged
merged 3 commits into from
Feb 20, 2024

Conversation

debs-sifive
Copy link
Contributor

Contributor Checklist

  • Did you add Scaladoc to every public function/method?
  • Did you add at least one test demonstrating the PR?
  • Did you delete any extraneous printlns/debugging code?
  • Did you specify the type of improvement?
  • Did you add appropriate documentation in docs/src?
  • Did you request a desired merge strategy?
  • Did you add text to be included in the Release Notes for this change?

Type of Improvement

  • Bugfix

Desired Merge Strategy

  • Squash: The PR will be squashed and merged (choose this if you have no preference).

Release Notes

Reviewer Checklist (only modified by reviewer)

  • Did you add the appropriate labels? (Select the most appropriate one based on the "Type of Improvement")
  • Did you mark the proper milestone (Bug fix: 3.6.x, 5.x, or 6.x depending on impact, API modification or big change: 7.0)?
  • Did you review?
  • Did you check whether all relevant Contributor checkboxes have been checked?
  • Did you do one of the following when ready to merge:
    • Squash: You/ the contributor Enable auto-merge (squash), clean up the commit message, and label with Please Merge.
    • Merge: Ensure that contributor has cleaned up their commit history, then merge with Create a merge commit.

@jackkoenig jackkoenig added the Bugfix Fixes a bug, will be included in release notes label Feb 16, 2024
@jackkoenig jackkoenig added this to the 3.6.x milestone Feb 16, 2024
Copy link
Contributor

@jackkoenig jackkoenig left a comment

Choose a reason for hiding this comment

The reason will be displayed to describe this comment to others. Learn more.

lol this test should've tipped us off originally 🙈

@sequencer
Copy link
Member

I debugged one of strange SRAM behavior for 2 days last week

@debs-sifive debs-sifive merged commit 4f1f4a7 into main Feb 20, 2024
14 checks passed
@debs-sifive debs-sifive deleted the debs-sifive/addrwidth-fix branch February 20, 2024 16:34
@mergify mergify bot added the Backported This PR has been backported label Feb 20, 2024
mergify bot pushed a commit that referenced this pull request Feb 20, 2024
mergify bot pushed a commit that referenced this pull request Feb 20, 2024
(cherry picked from commit 4f1f4a7)

# Conflicts:
#	src/test/scala/chiselTests/util/SRAMSpec.scala
mergify bot pushed a commit that referenced this pull request Feb 20, 2024
(cherry picked from commit 4f1f4a7)

# Conflicts:
#	src/test/scala/chiselTests/Mem.scala
#	src/test/scala/chiselTests/util/SRAMSpec.scala
chiselbot pushed a commit that referenced this pull request Feb 20, 2024
(cherry picked from commit 4f1f4a7)

Co-authored-by: Deborah Soung <debs@sifive.com>
chiselbot pushed a commit that referenced this pull request Apr 18, 2024
…3839)

* Remove extra bit from `SRAMInterface` address width (#3830)

(cherry picked from commit 4f1f4a7)

# Conflicts:
#	src/test/scala/chiselTests/util/SRAMSpec.scala

* Resolve backport conflicts

---------

Co-authored-by: Deborah Soung <debs@sifive.com>
Co-authored-by: Jack Koenig <koenig@sifive.com>
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
Backported This PR has been backported Bugfix Fixes a bug, will be included in release notes
Projects
None yet
Development

Successfully merging this pull request may close these issues.

3 participants