Skip to content
Change the repository type filter

All

    Repositories list

    • cva6

      Public
      The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
      Assembly
      Other
      688300Updated Nov 8, 2024Nov 8, 2024
    • verilator

      Public
      Verilator open-source SystemVerilog simulator and lint system
      C++
      GNU Lesser General Public License v3.0
      608100Updated Nov 8, 2024Nov 8, 2024
    • PlanV CI System for testing Verilator-Features
      SystemVerilog
      Other
      0100Updated Nov 7, 2024Nov 7, 2024
    • ibex

      Public
      Buggy Ibex
      SystemVerilog
      Apache License 2.0
      543000Updated Oct 3, 2024Oct 3, 2024
    • SystemVerilog
      0100Updated Jul 4, 2024Jul 4, 2024
    • C
      Other
      4000Updated Jun 24, 2024Jun 24, 2024
    • axi_llc

      Public
      SystemVerilog
      Other
      15000Updated Jun 10, 2024Jun 10, 2024
    • Simple single-port AXI memory interface
      SystemVerilog
      Other
      25000Updated Jun 7, 2024Jun 7, 2024
    • SystemVerilog
      Other
      33000Updated May 21, 2024May 21, 2024
    • Functional verification project for the CORE-V family of RISC-V cores.
      Assembly
      Other
      221000Updated May 3, 2024May 3, 2024
    • cva6-h

      Public
      The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
      Assembly
      Other
      688000Updated Mar 20, 2024Mar 20, 2024
    • Python
      Other
      3000Updated Mar 14, 2024Mar 14, 2024
    • The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
      SystemVerilog
      Other
      688000Updated Mar 7, 2024Mar 7, 2024
    • apb_uart

      Public
      VHDL
      22000Updated Mar 4, 2024Mar 4, 2024
    • A tool to run litmus tests on bare-metal cva6
      C
      Other
      12200Updated Feb 28, 2024Feb 28, 2024
    • cva6-sdk

      Public
      CVA6 SDK containing RISC-V tools and Buildroot
      Makefile
      65000Updated Dec 15, 2023Dec 15, 2023
    • Splash-3

      Public
      The Splash-3 benchmark suite
      GLSL
      26000Updated Dec 15, 2023Dec 15, 2023
    • apb_timer

      Public
      APB Timer Unit
      SystemVerilog
      Other
      22000Updated Nov 17, 2023Nov 17, 2023
    • opensbi

      Public
      RISC-V Open Source Supervisor Binary Interface
      C
      Other
      508000Updated Nov 9, 2023Nov 9, 2023
    • This is the CORE-V MCU project, hosting CORE-V's embedded-class cores.
      SystemVerilog
      Other
      50000Updated Oct 30, 2023Oct 30, 2023
    • cva6_pulp

      Public
      This is the fork of CVA6 intended for PULP development.
      SystemVerilog
      Other
      688000Updated Oct 30, 2023Oct 30, 2023
    • rv_plic

      Public
      Implementation of a RISC-V-compatible Platform Interrupt Controller (PLIC). DEPRECATED in favour of the OpenTitan PLIC: https://github.com/lowRISC/opentitan/tree/master/hw/ip/rv_plic
      SystemVerilog
      Apache License 2.0
      22000Updated Oct 12, 2023Oct 12, 2023
    • AXI Adapter(s) for RISC-V Atomic Operations
      SystemVerilog
      Other
      15000Updated Oct 5, 2023Oct 5, 2023
    • Documentation for the OpenHW Group's set of CORE-V RISC-V cores
      JavaScript
      Other
      96000Updated Aug 17, 2023Aug 17, 2023
    • axi

      Public
      AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication
      SystemVerilog
      Other
      265000Updated Aug 11, 2023Aug 11, 2023
    • The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
      SystemVerilog
      Other
      688000Updated Jun 27, 2023Jun 27, 2023
    • x-heep

      Public
      C
      79000Updated Dec 12, 2022Dec 12, 2022
    • Common SystemVerilog components
      SystemVerilog
      Other
      145100Updated Sep 23, 2022Sep 23, 2022
    • UVM agents
      SystemVerilog
      Apache License 2.0
      35000Updated May 26, 2017May 26, 2017